This paper considers the system architecture and design issues for implementation of on-line Model Predictive Control (MPC) in Field Programmable Gate Arrays (FPGAs) and Application Specific Integrated Circuits (ASICs). In particular, the computationally itensive tasks of fast matrix QR factorisation, and subsequent sequential quadratic programming, are addressed for control law computation. An important aspect of this work is the study of appropriate data word-lengths for various essential stages of the overall solution strategy.
History
Source title
ECC'09: European Control Conference 2009 Proceedings
Name of conference
European Control Conference 2009 (ECC'09)
Location
Budapest, Hungary
Start date
2009-08-23
End date
2009-08-26
Pagination
144-149
Publisher
European Union Control Association (EUCA)
Place published
Budapest, Hungary
Language
en, English
College/Research Centre
Faculty of Engineering and Built Environment
School
School of Electrical Engineering and Computer Science